# Computer Organization and Architecture Laboratory Instruction Set Architecture Assignment

Sumit Kumar (22CS30056) Aviral Singh (22CS30015) Group 79

## 1. Format of Instruction and Encoding

### 1.1 R type instructions:

| Opcode | Source 1 Source 2 |        | Destination | Shift<br>Amount | Function code |  |
|--------|-------------------|--------|-------------|-----------------|---------------|--|
| 6 bits | 5 bits            | 5 bits | 5 bits      | 5 bits          | 6 bits        |  |

| Instruction            | Usage        | Opcode | Funct code |
|------------------------|--------------|--------|------------|
| Add                    | add rd,rs,rt | 000000 | 000001     |
| Subtract               | sub rd,rs,rt | 000000 | 000010     |
| And                    | and rd,rs,rt | 000000 | 000011     |
| Or                     | or rd,rs,rt  | 000000 | 000100     |
| Xor                    | xor rd,rs,rt | 000000 | 000101     |
| Not                    | not rd,rs,rt | 000000 | 000110     |
| Shift left             | sl rd,rs     | 000000 | 000111     |
| Shift right logical    | srl rd,rs    | 000000 | 001000     |
| Shift right arithmetic | sra rd,rs    | 000000 | 001001     |
| Increment              | inc rd,rs    | 000000 | 001010     |
| Decrement              | dec rd,rs    | 000000 | 001011     |
| Shift left Than        | slt rd,rs    | 000000 | 001100     |
| Shift Greater Than     | sgt rd,rs    | 000000 | 001101     |
| Hamming                | ham rd,rs    | 000000 | 001111     |

## 1.2 I type instructions:

| Opcode | Source | Destination | Immediate Value |
|--------|--------|-------------|-----------------|
| 6 bits | 5 bits | 5 bits      | 16 bits         |

| Instruction                         | Usage          | Opcode |  |  |  |
|-------------------------------------|----------------|--------|--|--|--|
| Addl                                | addi rs, imm   | 000001 |  |  |  |
| Subtractl                           | subi rs, imm   | 000010 |  |  |  |
| Andl                                | andi rs, imm   | 000011 |  |  |  |
| Orl                                 | ori rs, imm    | 000100 |  |  |  |
| Xorl                                | xori rs, imm   | 000101 |  |  |  |
| NotI                                | noti rs, imm   | 000110 |  |  |  |
| Shift Left Immediate                | sli rs, imm    | 000111 |  |  |  |
| Shift Right Logical<br>Immediate    | srli rs, imm   | 001000 |  |  |  |
| Shift Right Arithmetic<br>Immediate | srai rs, imm   | 001001 |  |  |  |
| Branch                              | br imm         | 001010 |  |  |  |
| Branch if Minus                     | bmi rs, imm    | 001011 |  |  |  |
| Branch if Plus                      | bpl rs, imm    | 001100 |  |  |  |
| Branch if equal to zero             | bz rs, imm     | 001101 |  |  |  |
| Load                                | Ld rd, rs, imm | 001110 |  |  |  |
| Store                               | st rd, rs, imm | 001111 |  |  |  |
| Increment Immediate                 | inci rd,iimm   | 010000 |  |  |  |
| Decrement Immediate                 | deci rd,imm    | 010001 |  |  |  |
| Load Upper Immediate                | lui rd,imm     | 010001 |  |  |  |
| Hamming Immediate                   | hamm rd,imm    | 010011 |  |  |  |

### 1.3 Miscellaneous Instructions:

| Opcode | Don't care |
|--------|------------|
| 6 bits | 26 bits    |

| Instruction  | Usage | Opcode |  |  |  |
|--------------|-------|--------|--|--|--|
| Halt         | halt  | 111110 |  |  |  |
| No operation | nop   | 111111 |  |  |  |

# 2. Register Usage Convention

| Register   | Function            | Register Number |  |  |  |
|------------|---------------------|-----------------|--|--|--|
| \$zero     | Hardwired to 0      | 0               |  |  |  |
| \$r1-\$r15 | Temporary registers | 1-15            |  |  |  |
| \$rt       | Return Pointer      | 16              |  |  |  |
| \$pc       | Programme counter   | 17              |  |  |  |

# 3. Control Unit Design

| Instr                 | opcod<br>e | func       | Reg<br>des<br>t | Reg<br>write | Mem<br>Rea<br>d | Mem<br>Writ<br>e | Mem<br>To<br>Reg | ALU<br>src | ALU<br>op | Bran<br>ch | Ju<br>m<br>pAd<br>dr | Add<br>r<br>Sel | Mod<br>SP | Inc<br>PC |
|-----------------------|------------|------------|-----------------|--------------|-----------------|------------------|------------------|------------|-----------|------------|----------------------|-----------------|-----------|-----------|
| Add                   | 000000     | 00000      | 1               | 1            | 0               | 0                | 2                | 0          | 0         | 0          | X                    | Х               | 0         | 1         |
| Subtract              | 000000     | 00001<br>0 | 1               | 1            | 0               | 0                | 2                | 0          | 1         | 0          | Х                    | Х               | 0         | 1         |
| And                   | 000000     | 00001      | 1               | 1            | 0               | 0                | 2                | 0          | 5         | 0          | Х                    | Х               | 0         | 1         |
| Or                    | 000000     | 00010<br>0 | 1               | 1            | 0               | 0                | 2                | 0          | 7         | 0          | Х                    | Х               | 0         | 1         |
| Xor                   | 000000     | 00010      | 1               | 1            | 0               | 0                | 2                | 0          | 8         | 0          | Х                    | Х               | 0         | 1         |
| Not                   | 000000     | 00011<br>0 | 1               | 1            | 0               | 0                | 2                | 0          | 6         | 0          | Х                    | Х               | 0         | 1         |
| Shift left            | 000000     | 00011<br>1 | 1               | 1            | 0               | 0                | 2                | 0          | 3         | 0          | Х                    | Х               | 0         | 1         |
| Shift right logical   | 000000     | 00100<br>0 | 1               | 1            | 0               | 0                | 2                | 0          | 4         | 0          | Х                    | Х               | 0         | 1         |
| Shift right arithmeti | 000000     | 00100<br>1 | 1               | 1            | 0               | 0                | 2                | 0          | 2         | 0          | Х                    | Х               | 0         | 1         |
| Move                  | 000000     | 00101<br>0 | 1               | 1            | 0               | 0                | 2                | 0          | 9         | 0          | Х                    | Х               | 0         | 1         |
| Return                | 000000     | 00110<br>1 | Х               | 0            | 1               | 1                | 2                | Х          | 9         | 0          | 1                    | 0               | 1         | 1         |
| Addl                  | 000001     | Х          | 0               | 1            | 0               | 0                | 2                | 1          | 0         | 0          | Х                    | Х               | 0         | 1         |
| SubtractI             | 000010     | Х          | 0               | 1            | 0               | 0                | 2                | 1          | 1         | 0          | Х                    | Х               | 0         | 1         |
| Andl                  | 000011     | Х          | 0               | 1            | 0               | 0                | 2                | 1          | 5         | 0          | Х                    | Х               | 0         | 1         |
| Orl                   | 000100     | Х          | 0               | 1            | 0               | 0                | 2                | 1          | 7         | 0          | Х                    | Х               | 0         | 1         |
| Xorl                  | 000101     | Х          | 0               | 1            | 0               | 0                | 2                | 1          | 8         | 0          | Х                    | Х               | 0         | 1         |

| Notl                                              | 000110 | Х | 0 | 1 | 0 | 0 | 2 | 1 | 6  | 0 | Х | Х | 0 | 1 |
|---------------------------------------------------|--------|---|---|---|---|---|---|---|----|---|---|---|---|---|
| Shift Left<br>Immediat<br>e                       | 000111 | X | 0 | 1 | 0 | 0 | 2 | 1 | 3  | 0 | X | X | 0 | 1 |
| Shift<br>Right<br>Logical<br>Immediat<br>e        | 001000 | Х | 0 | 1 | 0 | 0 | 2 | 1 | 4  | 0 | X | X | 0 | 1 |
| Shift<br>Right<br>Arithmeti<br>c<br>Immediat<br>e | 001001 | X | 0 | 1 | 0 | 0 | 2 | 1 | 2  | 0 | X | X | 0 | 1 |
| Branch                                            | 001010 | X | Х | 0 | 0 | 0 | Х | 1 | 0  | 1 | 0 | X | 0 | 1 |
| Branch if<br>Minus                                | 001011 | X | X | 0 | 0 | 0 | X | 1 | 0  | 1 | 0 | X | 0 | 1 |
| Branch if Plus                                    | 001100 | Х | Х | 0 | 0 | 0 | Х | 1 | 0  | 1 | 0 | X | 0 | 1 |
| Branch if equal to zero                           | 001101 | Х | Х | 0 | 0 | 0 | Х | 1 | 0  | 1 | 0 | X | 0 | 1 |
| Load                                              | 001110 | X | 0 | 1 | 1 | 0 | 1 | 1 | 0  | 0 | Х | 1 | 0 | 1 |
| Store                                             | 001111 | Х | Х | 0 | 0 | 1 | Х | 1 | 0  | 0 | Х | 1 | 0 | 1 |
| Halt                                              | 111110 | Х | Х | 0 | 0 | 0 | Х | Х | 10 | 0 | Х | Х | 0 | 0 |
| No<br>Operatio<br>n                               | 111111 | Х | Х | 0 | 0 | 0 | Х | Х | 10 | 0 | Х | Х | 0 | 1 |

#### **Description of Control Signals:**

- RegDst: Chooses the destination register address from either rs or rt.
- RegWrite: Enables writing to the register file.
- MemRead: Initiates a memory read operation.
- MemWrite: Initiates a memory write operation.
- MemToReg: Selects the value to write to the register.
- ALUsro: Determines the second input for the ALU; 0 for R-type and 1 for I-type instructions.
- ALUop: Specifies the operation to be performed by the ALU.
- Branch: Indicates if the instruction is a branch instruction.
- JumpAddr: Specifies the type of address to use for jumps: 1 for stack pointer, 2 for a register value, and 0 for an immediate value.
- AddrSel: Chooses between ALUout and the stack pointer value for the memory address.
- Mod SP: Controls how the stack pointer is modified: 0 for no change, 1 for an increase by 4, and 2 for a decrease by 4.
- Inc PC: Decides if the program counter (PC) will be incremented: 1 for incremented, 0 for not incremented.

#### **DataPath**

